## Computer Architecture Final Project Report

### 電機三 B09901079 劉碩 電機三 B09901140 于瑄

### 1, Instruction Sets and their execution cycle

| Instruction Set | Execution Cycle |
|-----------------|-----------------|
| 10              | 103             |
| I1              | 853             |
| I2              | 273             |
| I3              | 703             |

## 2. Register table



|        | Register Name                                                                                                           | ı                                              | Туре                                                                         | ı        | Width                              | I        | Bus                    | I    | МВ                   | I  | AR                  | ١             | AS                   | ı              | SR                   | Ī  | SS                  | 1    | ST                  | ١  |
|--------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------|----------|------------------------------------|----------|------------------------|------|----------------------|----|---------------------|---------------|----------------------|----------------|----------------------|----|---------------------|------|---------------------|----|
|        | stall_reg                                                                                                               | I                                              | Flip-flop                                                                    | I        | 1                                  | I        | N                      | I    | N                    | I  | N                   | I             | N                    | I              | N                    | 1  | N                   | ı    | N                   | ١  |
|        | erred memory devi<br>in routine (<br>'/ho                                                                               | CHIP                                           |                                                                              | Ĺn       |                                    | L41      | 0/Fir                  | na ' | l_gr                 | 01 | up_:                | 7_            | v1/(                 | <b>)1</b>      | _RTI                 | L/ | CHI                 | Р.   | v'.                 |    |
|        | Register Name                                                                                                           | ı                                              | Туре                                                                         | I        | Width                              | I        | Bus                    | I    | МВ                   | I  | AR                  | ı             | AS                   | ı              | SR                   | Ī  | SS                  | ·    | ST                  | 1  |
|        | wtemp1_reg                                                                                                              | <u>-</u>                                       | Flip-flop                                                                    | 1        | ======<br>32                       | _        | Y                      | 1    | N                    | 1  | N                   | 1             | N                    | 1              | N                    | == | N                   | ==   | N                   | _  |
|        | erred memory devi                                                                                                       | CHIP                                           | in process                                                                   | S<br>Ln  | file                               | <u> </u> |                        | ÷    |                      | ÷  |                     | ==            |                      | <u>.</u>       |                      | == |                     | ==   |                     |    |
| =      | erred memory devi                                                                                                       | CHIP                                           | in process                                                                   | in<br>er | file                               | ==       | 0/Fir                  | na'  | l_gr                 | 01 | up_ī                | 7_            | _v1/(                | 91.            | _RTI                 |    | CHI                 | ==   | v'.                 | == |
| =<br>= | erred memory devi<br>in routine (<br>'/hc                                                                               | CHIP                                           | in process<br>line 261 i<br>raid7_2/use                                      | in<br>er | file<br>11/b091                    | ==       | 0/Fir                  | na'  | l_gr                 | 01 | up_ī                | 7_            | _v1/(                | 91.            | _RTI                 |    | CHI                 | ==   | v'.                 | == |
|        | erred memory devi<br>in routine (<br>'/ho<br>Register Name<br>cen_reg<br>stat1_reg<br>erred memory devi<br>in routine ( | CHIP<br>ome/<br> <br> <br> <br> <br> <br> <br> | in process line 261 i raid7_2/use Type Flip-flop Flip-flop in process        | in in in | file<br>11/b091<br>Width<br>1<br>1 | <u> </u> | 0/Fir<br>Bus<br>N<br>N | na l | l_gr<br>MB<br>N      | 0  | up_<br>AR<br>Y<br>Y | 7_<br> <br> - | v1/(<br>AS<br>N<br>N | )1 <u>.</u>    | _RTI                 |    | CHI<br>SS<br>N<br>N |      | v'.<br>ST<br>N<br>N |    |
| =      | erred memory devi<br>in routine (<br>'/ho<br>Register Name<br>cen_reg<br>stat1_reg<br>erred memory devi<br>in routine ( | CHIP<br>ome/<br> <br> <br> <br> <br> <br> <br> | in process line 261 raid7_2/use Type Flip-flop Flip-flop in process line 278 | in er    | file<br>11/b091<br>Width<br>1<br>1 |          | 0/Fir<br>Bus<br>N<br>N | na l | L_gr<br>MB<br>N<br>N |    | AR<br>Y<br>Y        | 7_<br> <br>   | v1/(<br>AS<br>N<br>N | )1.<br> <br> - | _RTI<br>SR<br>N<br>N | ·  | SS<br>N<br>N        | <br> | v'.<br>ST<br>N<br>N |    |

| Infe | rred memory devic<br>in routine Re<br>'/hom | eg_1 |                        | 31 |           |   |     | na | l_gı   | roi | up_7   | <u>_</u> | v1/( | )1 <sub>.</sub> | _RTL   | ./( | CHIF   | ۰.، | /'.    |   |
|------|---------------------------------------------|------|------------------------|----|-----------|---|-----|----|--------|-----|--------|----------|------|-----------------|--------|-----|--------|-----|--------|---|
| Ī    | Register Name                               | ı    | Туре                   | I  | Width     | Ī | Bus | I  | МВ     | I   | AR     | I        | AS   | I               | SR     | I   | SS     | I   | ST     | Ī |
|      | mem_reg<br>mem_reg                          |      | Flip-flop<br>Flip-flop |    | 995<br>29 |   |     |    | N<br>N |     | Y<br>N |          |      |                 | N<br>N |     | N<br>N |     | N<br>N |   |

| Infe | <pre>Inferred memory devices in process     in routine ALUcontrol line 603 in file</pre> |           |   |       |   |     |   |    |   |    |   |    |   |    |   |    |   |    |   |
|------|------------------------------------------------------------------------------------------|-----------|---|-------|---|-----|---|----|---|----|---|----|---|----|---|----|---|----|---|
| I    | Register Name                                                                            | Туре      | ı | Width | Ī | Bus | Ī | МВ | I | AR | ı | AS | Ī | SR | ı | SS | I | ST | Ī |
| 1    | sta_reg                                                                                  | Flip-flop | I | 2     | I | Υ   | Ī | N  | I | N  | I | N  | Ī | N  | ı | N  | I | N  | Ī |

|                       | ices in process<br>ALUfull line 70<br>ome/raid7_2/use | 00 in fi  |          | nal_gı   | oup_7    | 7_v1/0   | 1_RTL/CHIP.v'.           |
|-----------------------|-------------------------------------------------------|-----------|----------|----------|----------|----------|--------------------------|
| Register Name         | Type                                                  | Width     | Bus      | MB       | AR       | AS       | SR   SS   ST             |
| od_reg<br>  inpu1_reg | Flip-flop<br>  Flip-flop                              | 1<br>  32 | N<br>  Y | N<br>  N | Y<br>  N | N<br>  N | N   N   N<br>  N   N   N |

#### 3、 **CPU** Architecture Look at figure 1 below.



Besides, lecture slides, in order to accomplish jal, jalr, and auipc function. We modified PC controlling shown in up left yellow colored region. This region controls the calculation of next PC. Also, we modified the multiplexer down right from 2-to-1 to 4-to-1, and we named it "MemtoReg." This controls the

data written back to register. To handle "mul" instruction, we add another alu unit called, "ALU" to calculate multiplication, but to not get confused, in this report we refer to "ALUmul." Below tables are details about PC controlling and MemtoReg. For ALUmul, see section 5 for more details.

### (1) PC controlling (three-stage multiplexer)

We control the next PC by observing the instruction opcode. The PC is updated while o done is true.

| Instruction type | Next_PC                     |
|------------------|-----------------------------|
| R                | PC+4                        |
| Ι                | PC+4                        |
| I load           | PC+4                        |
| S                | PC+4                        |
| UJ (jal)         | PC + immediate<<1           |
| I_jalr           | ALUresult = rs1 + immediate |
| U (auipc)        | PC+4                        |
| SB               | (Branch && ALU_zero)?       |
|                  | PC + immediate<<1: PC+4     |

## (2) MemtoReg (a 4-to-1 multiplexer)

Just as how PC controlling is implemented, we use opcode to control MemtoReg.

| Instruction type | MemtoReg                          |
|------------------|-----------------------------------|
| R                | ALU_result (result from ALU unit) |
| I                | ALU result (result from ALU unit) |
| I load           | i DMEM rdata                      |
| S                | Don't write back to register      |
| UJ (jal)         | PC + 4                            |
| I_jalr           | PC + 4                            |
| U (auipc)        | PC + immediate                    |
| SB               | Don't write back to register      |

#### 4. Data path of Instructions

Since the lecture slides support R-type and load instruction data path, we only show I, S, UJ (jal), I\_jalr, U (auipc), and SB type.

#### (1) I-type



T-T-PE rs1 + immediate would be written to rs2, and PC+4 is next PC. The colored (red + blue) is the data path of I-type.

# (二) S-type



 $\angle -$ 5W rs2 's data would be written to data memory with address equal to rs1 + immediate. The colored (red + blue) is the data path of S-type.



The next PC is PC + immediate <<1, and rd is written to PC + 4. The red line is the calculate of the next PC, and the green line is the written of PC + 4 to rd. The colored (red + blue + green) is the data path of UJ-type.



7 - 100 The next PC is rs1 + immediate, and rd is written to PC + 4. The red line is the calculate of the next PC, and the green line is the written of PC + 4 to rd. The colored (red + blue + green) is the data path of I-jalr.

(五) U (auipc)



The next PC is PC+4, and rd is written to PC + immediate. The red line is the calculate of the next PC, and the green line is the written of PC + immediate to rd. The colored (red + blue + green) is the data path of U-type (auipc).



rs1\_data and rs2\_data is compared, if ALU\_zero return true, next PC is updated to PC + immediate, else PC + 4. Since beq and bne are opposite instruction, so do bge and blt, thus "reverse" is the variable to control whether the result should be inverse. The colored (red + blue) is the data path of I-type.

## 5. Mul instruction implementation

For mul operation, we use ALU\_mul to handle calculation, clock and rst\_n is required so that every calculation occurred on clock rising edge. Input1 and input2 is the two numbers need to multiply. ALU\_ctrl is mul so that ALU\_mul knows it is multiplication. i\_valid is the control signal to set that the calculation is ready. To handle mul, we need state machine, which is below.



Initial state is S\_IDLE, then when i\_valid is true, the state goes to S\_MUL. When counter doesn't reach 31, the next state is still S\_MUL. After counter = 31, the next state is S\_OUT which means the calculation is done. So, the output is o\_data which is our multiply result, and o\_don is set true to mean that the calculation is finish. After the calculation is finished, the next PC is updated to PC + 4. The below is the data path of mul operation.



#### 6. Observation

- 1. To debug on Verilog, nWave is necessary and we need to choose which signals to display on nWave. If the simulation time exceeds, it means that maybe jal, jalr, or SB-type instruction doesn't jump to desired destination.
- 2. If the lw doesn't load word (ZZZZ appears in register file) it means that we don't wait for the i\_DMEM\_stall to load data. In order to let i\_DMEM\_stall load data o\_DMEM\_cen should be high. When i\_DMEM\_stall is low, this means that the data is available for us to read.
- 3. For sw, not only o\_DMEM\_cen need to be high, but also o\_DMEM\_wen need to be high too. When i\_DMEM\_stall is low, it is available for us to write data in memory.
- 4. The waveform of 2 & 3 is below. To accomplish this, we need to set state machine. We set state machine for cen and o done.



- 5. For multicycle operation like "mul", we need to be careful since we need to stall PC until the calculation is finished. So, we use control signal "o\_done" to control whether PC can be updated or not. As mentioned in 4, since o\_done is strongly relative to stall (when stall is low, sw and lw is finished) and mul (should be in S\_OUT state to set o\_done true), so it is better to set o\_done as state machine.
- 6. For hw1 test case, we need to check where the data is stored in memory, if the data is stored lower in actual memory than in the address run in risc-v Jupiter, we need to reduce codes. Also, since the result is stored in a0 (x10), so we need to slightly modify the code so that the result is placed in x10.
- 7. It is a big challenge for us to implement CPU when we are not very familiar to Verilog. Before writing the code, we should better draw state machine to check our result is correct or not. However, it is still a good experience since it enhances our Verilog coding skill and review what we learn in class (CPU).

#### 7. Work distribution

|                                                      |                                           | I                                                          |
|------------------------------------------------------|-------------------------------------------|------------------------------------------------------------|
| Item                                                 | 劉碩                                        | <u> </u>                                                   |
| Implement CPU                                        | V                                         |                                                            |
| Implement module ALU                                 | v                                         |                                                            |
| Implement module                                     | v                                         |                                                            |
| ALUfull ALUfull                                      |                                           |                                                            |
| Implement module                                     |                                           | v                                                          |
| control                                              |                                           |                                                            |
| Implement module                                     |                                           | V                                                          |
| IMMGEN                                               |                                           |                                                            |
| Implement MemToReg                                   | V                                         |                                                            |
| Debug CHIP.v                                         | V                                         | v                                                          |
| Test I0                                              | v (check waveform and                     | v (calculate correct PC                                    |
| 100010                                               | ( Chicon wavelenin and                    | ( ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) (                    |
| 100110                                               | modify code for every                     | and value stored in                                        |
| 100010                                               |                                           | `                                                          |
| 1000 10                                              | modify code for every                     | and value stored in                                        |
| Test I1                                              | modify code for every                     | and value stored in register for every                     |
|                                                      | modify code for every instruction)        | and value stored in register for every instruction)        |
| Test I1                                              | modify code for every instruction)        | and value stored in register for every instruction) v (同上) |
| Test I1 Implement I2 risc v                          | modify code for every instruction)  v(同上) | and value stored in register for every instruction) v (同上) |
| Test I1 Implement I2 risc v Debug I2 risc v and Test | modify code for every instruction)  v(同上) | and value stored in register for every instruction) v (同上) |

| report | V |
|--------|---|
|        |   |